| Computer Architecture                                                                                                                                                                                                                                                                                                                                                               | License: https://creativecommons.org/licenses/by-nc-nd/4.0/                  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|--|
| <b>5 Direct M</b><br>The DMA technique is used to tr<br>modules and memory.                                                                                                                                                                                                                                                                                                         | <b>emory Access (DMA)</b><br>ansfer <u>large volumes of data</u> between I/O |  |  |  |
| Examples: Disk drive controllers,                                                                                                                                                                                                                                                                                                                                                   | graphics cards, network cards and sound cards.                               |  |  |  |
| <ul> <li>intra-chip data transfer in mu</li> </ul>                                                                                                                                                                                                                                                                                                                                  | <ul> <li>intra-chip data transfer in multi-core processors</li> </ul>        |  |  |  |
| <ul> <li>"memory to memory" copying or moving of data</li> </ul>                                                                                                                                                                                                                                                                                                                    |                                                                              |  |  |  |
| <ul> <li>Reminder: Simple programmed I/O and interrupt-driven I/O require the active intervention of the processor to transfer data, and any data transfer must traverse a path through the processor.</li> <li>The CPU reads from I/O interface (or memory) and then writes to the memory (or I/O interface) in the programmed I/O and interrupt-driven I/O techniques.</li> </ul> |                                                                              |  |  |  |
| The DMA technique uses a hardware module, called the <b>DMA Controller (DMAC)</b> .<br>The DMAC, acting like a CPU, can generate addresses and initiate memory read or<br>write cycles.                                                                                                                                                                                             |                                                                              |  |  |  |
| <ul> <li>The CPU programs the DMAC and delegates the I/O operations to it.</li> </ul>                                                                                                                                                                                                                                                                                               |                                                                              |  |  |  |
| • The CPU then continues with c                                                                                                                                                                                                                                                                                                                                                     | ther work.                                                                   |  |  |  |
| • The DMAC performs all I/O o data does not go through the                                                                                                                                                                                                                                                                                                                          | perations by taking control of the system bus. The CPU.                      |  |  |  |
| http://akademi.itu.edu.tr/en/buzluca<br>http://www.buzluca.info                                                                                                                                                                                                                                                                                                                     | 2013 - 2020 Feza BUZLUCA 5.1                                                 |  |  |  |



| <ul> <li>5.2 Types of DMA Controllers:</li> <li>a) Flow-through (Explicit) DMAC: The data, transferred between memory and the I/O interface passes through the DMAC.<br/>The DMAC first reads data into an internal register and then writes it to the destination.</li> <li>b) Fly-by (Implicit) DMAC: The data does not pass through the DMAC.</li> </ul> |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| <ul><li>The DMAC first reads data into an internal register and then writes it to the destination.</li><li>b) Fly-by (Implicit) DMAC: The data does not pass through the DMAC.</li></ul>                                                                                                                                                                    |  |  |  |  |
| b) Fly-by (Implicit) DMAC: The data does not pass through the DMAC.                                                                                                                                                                                                                                                                                         |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| After the DMA controller gains access to the bus, it ouputs the source (or destination) address and other control signals (R/W, VMA, etc.).                                                                                                                                                                                                                 |  |  |  |  |
| It activates the memory and the I/O interface at the same time.                                                                                                                                                                                                                                                                                             |  |  |  |  |
| So, it initiates a read and a write cycle simultaneously. The data is read from the source address, and written to the destination in <b>one clock cycle</b> .                                                                                                                                                                                              |  |  |  |  |
| Therefore, the fly-by technique can transfer data faster than the flow-<br>through technique.                                                                                                                                                                                                                                                               |  |  |  |  |
| However, this technique implies that either the source or destination does not require an address because the DMAC can only put one address on the bus at any time.                                                                                                                                                                                         |  |  |  |  |
| So, memory-to-memory transfers (between two different addresses) are not<br>possible in this mode.                                                                                                                                                                                                                                                          |  |  |  |  |
| Therefore, a fly-by DMAC can only transfer data between an I/O port and a memory address.                                                                                                                                                                                                                                                                   |  |  |  |  |
| http://akademi.itu.edu.tr/en/buzluca<br>http://www.buzluca.info 2013 - 2020 Feza BUZLUCA 5.3                                                                                                                                                                                                                                                                |  |  |  |  |

| Computer Architecture                                                                                                                                                                                                                           |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 5.3 DMA Transfer Modes:<br>a) Burst mode (Block Transfer Mode): Once the DMA controller takes the control<br>of the system bus, it transfers all bytes of data in the data block before releasing<br>control of the system bus back to the CPU. |  |  |  |
| The CPU determines the size of the block in the initialization process.                                                                                                                                                                         |  |  |  |
| The DMAC may render the CPU inactive for a relatively long time.                                                                                                                                                                                |  |  |  |
| This mode is useful for loading programs or data files into memory, because the CPU needs this data to continue its work.                                                                                                                       |  |  |  |
| <b>b) Cycle stealing</b> : The DMAC requests the bus as in the burst mode. When it is granted to access the bus by the CPU, the DMAC transfers only one word and gives the control of the bus back to the CPU.                                  |  |  |  |
| The DMAC continually issues requests, transferring one word of data per request until it has transferred its entire block.                                                                                                                      |  |  |  |
| This technique is suitable for systems in which the CPU should not be disabled for a long time.                                                                                                                                                 |  |  |  |
| The CPU needs to access the memory in instruction and operand fetch cycles, and if needed, for operand write operations.                                                                                                                        |  |  |  |
| In decode and execution cycles, the CPU can operate without accessing the memory, while the DMAC performs the data transfer.                                                                                                                    |  |  |  |
| http://akademi.itu.edu.tr/en/buzluca<br>http://www.buzluca.info 2013 - 2020 Feza BUZLUCA 5.4                                                                                                                                                    |  |  |  |

| http://akademi.itu.edu.tr/en/buzluca 2013 - 2020 Feza BUZLUCA 5.4 |                                                                 |                     |                |     |
|-------------------------------------------------------------------|-----------------------------------------------------------------|---------------------|----------------|-----|
|                                                                   | http://akademi.itu.edu.tr/en/buzluca<br>http://www.buzluca.info | EX NG NG 2013 - 202 | ) Feza BUZLUCA | 5.4 |

DMA Transfer Modes: (cont'd)

b) Cycle stealing: (cont'd)

This mode interleaves instruction execution by the CPU and data transfer by the DMAC.

The rate of data transfer is slower than in burst mode.

## c) Transparent mode (Hidden DMA):

The DMAC (or an additional hardware unit) monitors the CPU and uses the bus only when the processor is not using it.

When the DMAC determines that the processor is executing an instruction which leaves sufficient empty clock cycles to perform a word transfer, it accesses the bus during this time.

The processor is not slowed down.

The transfer of the data block can take longer than other modes.

The disadvantage is that the hardware needs to determine when the CPU is not using the system.

Burst mode and cycle stealing are the most commonly used transfer modes of the DMA.

| http://akademi.itu.edu.tr/en/buzluca |
|--------------------------------------|
| http://www.humluaninfa               |

 $\odot$   $\odot$   $\odot$   $\odot$   $\odot$ 

2013 - 2020 Feza BUZLUCA

5.5





| Computer Architecture                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 5.5 Steps of data transfer in the DMA technique                                                                                                                                                                                                                                                                                                           |  |  |  |
| <ol> <li>The CPU programs (configures) the DMA controller (DMAC).<br/>The I/O address, memory address, read/write, amount of data, transfer<br/>mode etc. are written to the registers of the DMAC.<br/>In this step, the DMAC acts as a memory or I/O unit that is addressable by<br/>the CPU. Now, the R/W' pin of the DMAC is an input pin.</li> </ol> |  |  |  |
| <ol><li>The I/O interface sends request to the DMAC by asserting DMA Request<br/>(ready to send or receive).</li></ol>                                                                                                                                                                                                                                    |  |  |  |
| 3. The DMAC requests the bus from the CPU by asserting the BR.                                                                                                                                                                                                                                                                                            |  |  |  |
| 4. The CPU completes the current bus cycle (not the instruction),<br>isolates itself from the system bus (goes to the 3rd state: high impedance),<br>and gives control of the bus to the DMAC by asserting the BG pin.                                                                                                                                    |  |  |  |
| The CPU <b>cannot mask</b> (disable) a request from the DMAC (unlike an interrupt request).                                                                                                                                                                                                                                                               |  |  |  |
| http://akademi.itu.edu.tr/en/buzluca<br>http://www.buzluca.info 2013 - 2020 Feza BUZLUCA 5.8                                                                                                                                                                                                                                                              |  |  |  |

| 5.5 Steps of data transfer in the DMA technique (cont'd)                                                                                             |
|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5. Now, the new bus master is the DMAC. It is the responsibility of the DMAC to provide all necessary signals to address the memory as the CPU does. |
| In this step the R/W pin of the DMAC is an output.                                                                                                   |
| The DMAC puts the address, R/W and other necessary signals on the system bus.                                                                        |
| a) Fly-by (implicit) DMA:                                                                                                                            |
| The DMAC sends a DMA Acknowledge to the I/O interface.                                                                                               |
| The I/O interface either reads the data from the data bus or puts the data on the data bus.                                                          |
| b) Flow-through (explicit) DMA:                                                                                                                      |
| The DMAC sends a DMA Acknowledge to the I/O interface.                                                                                               |
| The DMAC reads the data from the I/O interface and writes it to memory                                                                               |
| or                                                                                                                                                   |
| The DMAC reads the data from memory, sends a DMA Acknowledge to the I/O interface, and writes the data to the I/O interface.                         |
|                                                                                                                                                      |
| http://akademi.nu.edu.in/en/buziuca 2013 - 2020 Feza BUZLUCA 5.9                                                                                     |

| Computer Architecture                                                                                                                                                                                                                                                            |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 5.5 Steps of data transfer in DMA technique (cont'd)                                                                                                                                                                                                                             |  |  |  |
| <ol><li>If the I/O interface persists in its transfer request (DMA Request), the<br/>DMAC keeps the BR active.</li></ol>                                                                                                                                                         |  |  |  |
| <i>Burst mode</i> : The DMAC maintains BR (active) until the whole block is completed.                                                                                                                                                                                           |  |  |  |
| <i>Cycle stealing</i> : After transferring one word, the DMAC deasserts the BR, allowing the CPU to use the system bus, and then asserts the request again.                                                                                                                      |  |  |  |
| While the DMAC is transferring the data, the CPU can perform its internal operations, which do not need the access to the system bus, such as instruction decoding and operations on register (Compare to polling and interrupt-driven I/O).                                     |  |  |  |
| 7. If there are no a new requests from the I/O interface (DMA Request is not active) or the entire block has been transferred (the word counter of the DMAC is zero), the DMAC isolates itself from the system bus, i.e. its control lines go to the 3rd state (high impedance). |  |  |  |
| The DMAC deasserts BR. The CPU gets control of the system bus back.                                                                                                                                                                                                              |  |  |  |
| http://akademi.itu.edu.tr/en/buzluca                                                                                                                                                                                                                                             |  |  |  |

| Co  | mputer Architecture                                                                                                                                                                   |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | 5.5 Steps of data transfer in DMA technique (cont'd)                                                                                                                                  |
| 8   | B. After finishing the transfer of a block, the DMAC can send an interrupt<br>request to the CPU to inform it of the completion of the transfer (if it is<br>configured in this way). |
|     | The CPU can read the internal registers of the DMAC to get information about the previous transfer (how many words have been transferred, are there any errors?).                     |
|     | Here, interrupts are not involved in requesting the bus and data transfer.                                                                                                            |
|     |                                                                                                                                                                                       |
|     |                                                                                                                                                                                       |
|     |                                                                                                                                                                                       |
|     |                                                                                                                                                                                       |
|     |                                                                                                                                                                                       |
| htt | p://akademi.itu.edu.tr/en/buzluca                                                                                                                                                     |

| Computer Architecture                                                                                                                                                                                                                                                                                                                 |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Example 1: I/O using DMA Technique                                                                                                                                                                                                                                                                                                    |  |  |  |
| Problem:                                                                                                                                                                                                                                                                                                                              |  |  |  |
| The instruction cycle of a CPU has the following 5 states (cycles):                                                                                                                                                                                                                                                                   |  |  |  |
| <ol> <li>Instruction fetch: 60 ns, 2. Instruction Decode: 20 ns, 3. Operand fetch: 60 ns,</li> <li>Execution: 30 ns, 5. Interrupt: 200 ns.</li> </ol>                                                                                                                                                                                 |  |  |  |
| Assume that the CPU accesses the memory in the instruction fetch and operand fetch cycles but not in the decode and execution cycles.                                                                                                                                                                                                 |  |  |  |
| In this system there is a 2-wire (BR, BG) DMAC that is configured to transfer 10<br>words from the I/O interface to the memory using the <b>cycle-stealing</b> technique.<br>The DMAC type is <b>fly-by</b> (implicit). Data does not pass through the DMAC.<br>The memory access time and I/O interface access times are both 50 ns. |  |  |  |
| Assume that we start a clock (Clock = 0) when the CPU begins to run a program that consists of 10 instructions.                                                                                                                                                                                                                       |  |  |  |
| When the CPU is in the instruction fetch cycle for the first instruction (Clock = 5ns), the DMAC attempts to start the data transfer.                                                                                                                                                                                                 |  |  |  |
| a. When (Clock =?) will the DMAC complete the transfer of the first word? Why?                                                                                                                                                                                                                                                        |  |  |  |
| b. When (Clock =?) will the CPU finish the first instruction? Why?                                                                                                                                                                                                                                                                    |  |  |  |
| <b>c</b> . When (Clock =?) will the DMAC complete the transfer of all 10 words? When will the CPU complete the run of the entire program with 10 instructions?                                                                                                                                                                        |  |  |  |
| http://akademi.itu.edu.tr/en/buzluca 2013 - 2020 Feza BUZLUCA 5.12                                                                                                                                                                                                                                                                    |  |  |  |



| Computer Architecture                                                                                                                                                           |                                                                                                        |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--|--|
| Solution (cont'd):<br>a) The CPU completes the current bus of<br>itself from the system bus. The DMAC to<br>Since the DMAC type is fly-by (implicit)<br>Clock = 60 + 50 = 110ns | cycle (instruction fetch) and isolates<br>ransfers the first word.<br>), data is transferred in 50 ns. |  |  |
| <ul> <li>b) Instruction decoding and execution c</li> <li>DMA transfers.</li> </ul>                                                                                             | ycles of the CPU can run in parallel with                                                              |  |  |
| Since the DMAC uses the <b>cycle-stealing</b><br>first word, it will give the bus to the CPU<br>CPU executes the instruction.<br>Clock = 60 + 50 + 60 + 30 = 200n               | g technique, after the transfer of the<br>J. After the fetching the operand, the<br>Is                 |  |  |
| c) During one instruction cycle, the DMA<br>10 words are transferred in 5 × 220 = 11<br>Clock = 5 * 220 = 1100ns                                                                | AC transfers <b>two words in 220 ns</b> .<br>100 ns.                                                   |  |  |
| During the transfer of 10 words, the CPL<br>After the transfer of the 10 words, the<br>The duration of an instruction cycle is 6<br>Clock = 1100 + 5*170 = 1950ns               | U can run 5 instructions.<br>CPU runs each instruction in 170 ns.<br>0+20+60+30= 170 ns.               |  |  |
| Compare these times to the interrupt-du                                                                                                                                         | riven I/O example on slide 4.17.                                                                       |  |  |
| http://akademi.itu.edu.tr/en/buzluca<br>http://www.buzluca.info                                                                                                                 | 2013 - 2020 Feza BUZLUCA 5.14                                                                          |  |  |

#### Example 2: DMA and Interrupt

#### Problem

The instruction cycle of a CPU has the following 5 states (cycles) with the given durations:

1. Instruction fetch and decode: 60 ns, 2. Operand fetch: 70 ns, 3. Execution: 30 ns, 4. Result write: 60 ns, 5. Interrupt: 200 ns.

Only in the "3. Execution" cycle, the CPU does not access memory. The CPU uses memory in the other cycles (1, 2, 4, 5).

The memory access time and I/O interface access time are both 50 ns.

In this system there is a single interrupt source (IS). The duration of its interrupt service routine (ISR) is 2500ns.

In this system there is a 2-wire DMAC that is configured to transfer words from the I/O interface to the memory using the **cycle-stealing** technique. The DMAC type is **fly-by** (implicit). Data does not pass through the DMAC.

Assume that we start a clock (Clock = 0) when the CPU begins to run the program.

http://akademi.itu.edu.tr/en/buzluca http://www.buzluca.info 2013 - 2020 Feza BUZLUCA 5.15

Computer Architecture **Problem:** (cont'd) At Clock = 10ns, the device IS sends an interrupt request. At Clock = 20ns, the DMAC attempts to start the data transfer from the I/Ointerface to memory. We assume that the I/O interface is always ready to transfer. a. When (Clock =?) will the DMAC complete the transfer of the first, second, and third words? Why? b. When (Clock =?) will the ISR of the IS start to run? Why? c. What happens if the DMAC has still words to transfer while the ISR is running? http://akademi.itu.edu.tr/en/buzluca @ 080 2013 - 2020 Feza BUZLUCA 5.16 ttp://www.buzluca.inf



| Computer                     | Architecture                                         |                                          |                                |                                        |                                                   |
|------------------------------|------------------------------------------------------|------------------------------------------|--------------------------------|----------------------------------------|---------------------------------------------------|
| Solution (cont'd):           |                                                      |                                          |                                |                                        |                                                   |
| The Di<br>releas<br>the bu   | MAC DMA The<br>es Req. gets<br><sup>IS.</sup> ↓ bus. | DMAC<br>the The DA<br>release<br>the bus | The D<br>NAC trans<br>es betwe | MAC can<br>fer<br>sen bus cycles.<br>, | The DMAC can<br>transfer<br>between bus cycles.   |
| DMAC:                        |                                                      | Data Transfer<br>50 ns                   | _ Data                         | Transfer                               | Data Transfer                                     |
|                              | Result write                                         |                                          |                                | Interrupt<br>(Housekeeping)            | ISR                                               |
| Cr O.                        | 60 ns                                                |                                          |                                | 200 ns                                 | 2500 ns                                           |
| 23                           | 30 2                                                 | 290 3                                    | 40                             |                                        | 540 Time [ns]                                     |
| The DM<br>the tran<br>second | AC completes<br>nsfer of the<br>word.                | The DMAC<br>the transfe<br>third word.   | completes<br>er of the         | The d<br>the I<br>Clock<br>earlie      | CPU can start<br>SR at<br><=540 ns at the<br>est. |
| http://akad<br>http://www.   | emi.itu.edu.tr/en/buzluca<br>.buzluca.info           |                                          |                                | <b>Ə</b> 2013 - 2020                   | Feza BUZLUCA 5.18                                 |

| Computer Architecture                                           | License: https://creativecommons.org/licenses/by-nc-nd/4.0/                                   |  |  |
|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--|--|
| Solution (cont'd):                                              |                                                                                               |  |  |
| Reminder: Interrupt requests completed.                         | s are considered after the instruction has been                                               |  |  |
| If there is a request and inte interrupt cycle.                 | rrupts are enabled, then the CPU enters the                                                   |  |  |
| In the interrupt cycle, there read, return address and the      | are many bus (memory) cycles: the vector number is status register are pushed onto the stack. |  |  |
| If the DMAC is enabled, it ca                                   | in still transfer data between these memory cycles.                                           |  |  |
| The CPU can start the ISR at Clock = 540 ns at the earliest.    |                                                                                               |  |  |
| The ISR is a program that co                                    | nsists of instructions.                                                                       |  |  |
| Therefore, the DMAC can co                                      | ntinue to transfer during the ISR.                                                            |  |  |
|                                                                 |                                                                                               |  |  |
|                                                                 |                                                                                               |  |  |
|                                                                 |                                                                                               |  |  |
| http://akademi.itu.edu.tr/en/buzluca<br>http://www.buzluca.info | 0000 2013 - 2020 Feza BUZLUCA 5.19                                                            |  |  |

| Computer Architecture                                                                                                                          |                |                               |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------|--|--|--|--|
| 5.6 3-Wire DMA                                                                                                                                 |                |                               |  |  |  |  |
| The DMAC explained in the previous section uses two control lines (BR, BG) for bus arbitration.                                                |                |                               |  |  |  |  |
| There are also 3-wire DMACs that are suitable for systems with multiple DMACs.                                                                 |                |                               |  |  |  |  |
| Example MC68000:                                                                                                                               |                | BR Bus Request                |  |  |  |  |
| The MC68000 uses 3 control lines for bus arbitrations.                                                                                         | MC68000        | BG Bus Grant                  |  |  |  |  |
|                                                                                                                                                |                | BGACK Bus Grant Acknowledge   |  |  |  |  |
| The steps of the interaction between the DMAC and the 68000:                                                                                   |                |                               |  |  |  |  |
| 1. The DMAC asserts a bus mastership request by asserting BR' (active low).                                                                    |                |                               |  |  |  |  |
| 2. The 68000 asserts BG' as soon as                                                                                                            | possible.      |                               |  |  |  |  |
| It does not mean that the processor has finished its current bus cycle.                                                                        |                |                               |  |  |  |  |
| It only means that the processor is ready to let go of the bus at the end of the current bus cycle, and the next bus master can be determined. |                |                               |  |  |  |  |
| There may be multiple DMACs in the system. Which one will be the next bus master?                                                              |                |                               |  |  |  |  |
| An additional unit (bus arbiter) wil                                                                                                           | l determine th | e next bus master.            |  |  |  |  |
| http://akademi.itu.edu.tr/en/buzluca<br>http://www.buzluca.info                                                                                |                | 2013 - 2020 Feza BUZLUCA 5.20 |  |  |  |  |

### The operation of a DMAC in a 68000-based system: (cont'd)

3. If there is more than one DMAC in the system, the bus arbiter circuitry determines the next bus muster.

Upon receiving BG, the requesting device waits until the current bus cycle is completed (AS, DTACK, and BGACK must be negated).

The negation of AS indicates that the previous bus master has completed its cycle. (No device is allowed to assume bus mastership while AS is asserted.) The negation of DTACK indicates that neither memory nor peripherals are using the bus.

The negation of BGACK indicates that the previous master has released the bus.

4. The new bus master asserts and maintains BGACK during the entire bus cycle (or cycles) for which it is bus master.

The BR of this DMAC is negated after BGACK is asserted. Hence, another DMAC in the system can issue its request.

5. When the data transfer is complete, the DMAC relinquishes control of the bus by negating BGACK.

2013 - 2020 Feza BUZLUCA

5.21

The processor cannot access the bus while BGACK is asserted.

|                                      |      | 0  | 0  |    |
|--------------------------------------|------|----|----|----|
| http://akademi.itu.edu.tr/en/buzluca | (cc) | Θ  | S  | (= |
| http://www.buzluca.info              |      | BY | NC | N  |





| Computer Architecture                                                                                                                                     |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Function of the system:                                                                                                                                   |  |  |  |  |
| If the DMAC uses the 3-wire scheme (with BGACK) (e.g., MC68450)                                                                                           |  |  |  |  |
| 1. The DMAC issues the request to the bus arbiter via BR.                                                                                                 |  |  |  |  |
| 2. The bus arbiter sends the request to the 68000 (BR).                                                                                                   |  |  |  |  |
| 3. The bus arbiter receives the grant signal (BG) from the 68000 and sends this signal to the requesting DMAC with the highest priority.                  |  |  |  |  |
| <ol><li>After receiving the bus grant BG, the DMAC monitors the AS and BGACK<br/>signals to determine when it may assume mastership of the bus.</li></ol> |  |  |  |  |
| AS and BGACK must be negated to indicate that the previous cycle is complete and the previous bus master has released the bus.                            |  |  |  |  |
| 5. When this condition is met, the DMAC asserts BGACK to inform the processor and other DMACs that it has taken control of the bus.                       |  |  |  |  |
| As the new bus master, the DMAC deasserts its BR output to allow the external arbiter to begin arbitration for the next bus master.                       |  |  |  |  |
| It maintains BGACK until the transfer is complete.                                                                                                        |  |  |  |  |
| As the bus master, it is responsibility of this DMAC to supply all address and control signals (AS, UDS, LDS, VMA, R/W,).                                 |  |  |  |  |
| <ol><li>When all DMACs complete their transfers, the BGACK input of the 68000 is<br/>negated. Now, the 68000 can use the system bus again.</li></ol>      |  |  |  |  |
| http://akademi.itu.edu.tr/en/buzluca                                                                                                                      |  |  |  |  |



| Computer Architecture                                                                                                                                |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Function of the system:                                                                                                                              |  |  |  |  |  |
| If the DMAC uses the 2-wire scheme (without BGACK)                                                                                                   |  |  |  |  |  |
| 1. The DMAC issues the request to the bus arbiter via BR.                                                                                            |  |  |  |  |  |
| 2. The bus arbiter sends the request to the 68000 (BR).                                                                                              |  |  |  |  |  |
| 3. After receiving the bus grant BG from the 68000, the <u>bus arbiter</u> waits for the<br>current bus cycle to complete by monitoring the AS line. |  |  |  |  |  |
| It also waits for the previous bus master DMAC (if any) to release the bus (BR).                                                                     |  |  |  |  |  |
| In this system, the bus arbiter itself supplies the BGACK signal; therefore, it does not need to monitor the BGACK line.                             |  |  |  |  |  |
| 4. The bus arbiter sends the bus grant signal (BG) to the requesting DMAC with the highest priority.                                                 |  |  |  |  |  |
| <ol><li>The bus arbiter asserts the BGACK signal to inform the 68000 that a DMAC is<br/>using the bus.</li></ol>                                     |  |  |  |  |  |
| 6. A two-wire DMAC keeps its request (BR) output active as long as its transfer continues.                                                           |  |  |  |  |  |
| In this case, the bus arbiter also maintains the BGACK signal.                                                                                       |  |  |  |  |  |
| 7. When the DMAC completes its transfer, it negates its request (BR) output.                                                                         |  |  |  |  |  |
| If there is no other pending request from another DMAC, the bus arbiter negates the BGACK signal so that the 68000 can use the bus again.            |  |  |  |  |  |
| http://akademi.itu.edu.tr/en/buzluca                                                                                                                 |  |  |  |  |  |

# 5.7 The I/O Processor

The I/O processor (IOP) is a combination of a CPU, a DMAC, and I/O interfaces. Some IOPs also include a local memory. The IOPs have a specialized instruction set tailored for I/O. The CPU directs the IOP to execute an I/O program in memory. The I/O processor fetches and executes these instructions without CPU intervention (DMA method). IOPs can also perform format conversion, encryption/decryption, error correction. CPU System Bus Memory Peripherals (P2) (P3) (P3) P1 I/O Processor I/O Bus IOP http://akademi.itu.edu.tr/en/buzluca 2013 - 2020 Feza BUZLUCA 5.27 http://www.buzluca.info

| Computer Architecture                                                                                                                                                            |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 5.8 Indivisible Bus Cycle                                                                                                                                                        |  |  |  |
| Semaphore operations are performed using the <b>Test-And-Set (TAS)</b> instruction that operates in a single indivisible bus cycle.                                              |  |  |  |
| In a <u>single instruction</u> and in a <u>single bus cycle</u><br>the memory is read,<br>the data is tested (compared to zero),<br>modified and                                 |  |  |  |
| written back to the memory.                                                                                                                                                      |  |  |  |
| The TAS instruction and the read-modify-write cycle used by this instruction are indivisible in two ways:                                                                        |  |  |  |
| <ul> <li>Three operations (read/test, modify, write) are performed in a single<br/>instruction. Therefore, these operations cannot be interrupted.</li> </ul>                    |  |  |  |
| <ul> <li>AS (address strobe) remains asserted throughout the entire cycle.<br/>Therefore, DMACs or other processors cannot interrupt this cycle to access<br/>memory.</li> </ul> |  |  |  |
|                                                                                                                                                                                  |  |  |  |
| http://akademi.itu.edu.tr/en/buzluca                                                                                                                                             |  |  |  |



| Computer Architecture                                                                                                                                                                                                                                                                                                                                                                                                                            |                                   |                |                                                                                                    |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------|----------------------------------------------------------------------------------------------------|--|--|
| TASTest and set an operand (MC6800)Format:TAS <ea>Operation:[CCR] <math>\leftarrow</math> tested([operand <ea>]); [destination: <ea>(7)] <math>\leftarrow</math> 1Tests the operand: According the value of data, Z and N flags are modified.The most significant bit (7) of the operand is set to 1 (made negative).These operations are indivisible (single instruction, single bus cycle).It is used for semaphore operations.</ea></ea></ea> |                                   |                |                                                                                                    |  |  |
| Example1: Critical section access without TAS instruction (dangerous!)                                                                                                                                                                                                                                                                                                                                                                           |                                   |                |                                                                                                    |  |  |
| TEST                                                                                                                                                                                                                                                                                                                                                                                                                                             | TST.B<br>BMI                      | FLAG (<br>TEST | Divisible)<br>If negative (MSB=1?) As these two instructions are<br>divisible this program may run |  |  |
| CRITIC                                                                                                                                                                                                                                                                                                                                                                                                                                           | AL OR.B<br>                       | #\$80,FLAG     | Semaphore is set J incorrectly.<br>Critical section                                                |  |  |
| END                                                                                                                                                                                                                                                                                                                                                                                                                                              | CLR.B                             | FLAG           | Semaphore is cleared (unlock)                                                                      |  |  |
| <b>Example2:</b> Critical section access using the TAS instruction (correct)                                                                                                                                                                                                                                                                                                                                                                     |                                   |                |                                                                                                    |  |  |
| TEST                                                                                                                                                                                                                                                                                                                                                                                                                                             | TAS<br>BMI                        | FLAG<br>TEST   | Tests the semaphore and sets it if necessary                                                       |  |  |
| CRITICA                                                                                                                                                                                                                                                                                                                                                                                                                                          | AL                                |                | Critical section                                                                                   |  |  |
| END                                                                                                                                                                                                                                                                                                                                                                                                                                              | CLR.B                             | FLAG           | Semaphore is cleared (unlock)                                                                      |  |  |
| http://akao<br>http://www                                                                                                                                                                                                                                                                                                                                                                                                                        | demi.itu.edu.tı<br>v.buzluca.info | r/en/buzluca   | 2013 - 2020 Feza BUZLUCA 5.30                                                                      |  |  |